Abstract:Although using pipelining structure in the hardware implementation can generally provide higher throughput, the application of this structure in current cryptography is limited, because they are not suitable for most common feedback modes. This paper puts forward a design of the hybrid pipelining architecture of AES. By including in the AES standard interleaved modes of operation, the design successfully implements the algorithm, which operates in the CBC mode. In this design, four data blocks can be dealt with in parallel (called one-encryption or one-decryption), and at the same time two encryptions or decryptions can be partially overlapped. The design has been implemented on EP20k300EBC652-l device (Ateral).
彭艮鹏; 刘常澍; 李志华. 基于CPLD/FPGA的AES算法混合流水实现[J]. 电子与信息学报, 2005, 27(1): 155-157 .
Peng Gen-peng; Liu Chang-shu; Li Zhi-hua . The Hybrid Pipelining Implementation of AES in the Feedback Mode Based on CPLD/FPGA. , 2005, 27(1): 155-157 .